# CSE 331/503 Computer Organization Final Project – MiniMIPS Design Report

Samet NALBANT 1801042614

# **Instructions**

| Instr | Opcode | Func |  |
|-------|--------|------|--|
| AND   | 0000   | 000  |  |
| ADD   | 0000   | 001  |  |
| SUB   | 0000   | 010  |  |
| XOR   | 0000   | 011  |  |
| NOR   | 0000   | 100  |  |
| OR    | 0000   | 101  |  |
| ADDI  | 0001   | XXX  |  |
| ANDI  | 0010   | XXX  |  |
| ORI   | 0011   | XXX  |  |
| NORI  | 0100   | XXX  |  |
| BEQ   | 0101   | XXX  |  |
| BNE   | 0110   | XXX  |  |
| SLTI  | 0111   | XXX  |  |
| LW    | 1000   | XXX  |  |
| SW    | 1001   | XXX  |  |

# **Truth Table for Alu Control Bits**

| INSTR | OPCODE | FUNC | ALU OPERATION | ALU OP CODE | ALU CONTROL |
|-------|--------|------|---------------|-------------|-------------|
| ADD   | 0000   | 000  | ADD           | 011         | 000         |
| AND   | 0000   | 001  | AND           | 011         | 110         |
| SUB   | 0000   | 010  | SUB           | 011         | 010         |
| XOR   | 0000   | 011  | XOR           | 011         | 001         |
| NOR   | 0000   | 100  | NOR           | 011         | 101         |
| OR    | 0000   | 101  | OR            | 011         | 111         |
| ADDI  | 0001   | XXX  | ADD           | 000         | 000         |
| ANDI  | 0010   | XXX  | AND           | 110         | 110         |
| ORI   | 0011   | XXX  | OR            | 111         | 111         |
| NORI  | 0100   | XXX  | NOR           | 101         | 101         |
| BEQ   | 0101   | XXX  | SUB           | 010         | 010         |
| BNE   | 0110   | XXX  | SUB           | 010         | 010         |
| SLTI  | 0111   | XXX  | SLT           | 100         | 100         |
| LW    | 1000   | XXX  | ADD           | 000         | 000         |
| SW    | 1001   | XXX  | ADD           | 000         | 000         |

## **MODULES**

#### Alu32 Module

Alu32 module taken from the previous homework and used without any changes.

# **Register Module**

Register module takes read\_reg1, read\_reg2, write\_reg, write\_data, reg\_write, and clocks as an input and produce read\_data1 and read\_data2 outputs.

Because of the meaningless reasong there could be file I/O error. To resolve it path must be added!

Register zero is prohibited to write.

#### **Instruction Module**

Instruction module takes adress as an input and produce instruction from related adress in "instructions.mem" file.

Because of the meaningless reasong there could be file I/O error. To resolve it path must be added!

# **Data Memory Module**

Data memory module takes adress, write,data, mem\_write,mem\_read and clock as an input and produce read\_data input.

Because of the meaningless reasong there could be file I/O error. To resolve it path must be added!

# Sign Extender Module

Sign extender module takes 6 bit immediate input and extend it to 32 bit according to most significant bit.

## **Alu Control Module**

Alu control module takes function and alu operataion code. According to inputs it produce proper outputs which is based on the truth table to perform alu operations.

## **Control Unit Module**

Control unit module takes op code as an input and it produces proper outputs which is based on truth table, according to instruction type.

## **Mini MIPS Module**

Mini MIPS module takes clock and program counter as an input. It runs the instruction module to get proper instruction. After that, It runs the control unit module with the coming instruction. Using the outputs of the control unit, register module runs. Immediate field of instruction sends to sign extender and the result puts into multiplexer with readed data from register. Alu control module runs and alu32 module runs with the op code produced from control module. After the proper operation realized, data memory module is starts and the if the writing result to register is necesseary, again register module runs.

# **Missing Parts of Project**

- BEQ
- BNE
- This instructions are not implemented. Necessary outputs are producing but they are not added to system.

1- ADD Instruction: 0000 001 010 010 001

2- AND Instruction: 0000 001 010 010 000

3- SUB Instruction: 0000 001 010 010 010

4- XOR Instruction: 0000 001 010 010 011

f instruction=600000110010010, op\_code=0000, rs=010, rt=010, rd=010, func=011, immediate =010011, reg\_dest=1, branch=0, sem\_resd=0, sem\_ror\_reg=0, us\_rut=0, atu\_src=0, reg\_vert=1, re

5- NOR Instruction: 0000 001 010 010 100

6- OR Instruction: 0000 001 010 010 101

# I TYPE INSTRUCTIONS TEST RESULTS

1- ADDI Instruction: 0001 001 010 000001

2- ANDI Instruction: 0010 001 010 000000

3- ORI Instruction: 0011 001 010 111111

4- NORI Instruction: 0100 001 010 000000

5- BEQ Instruction: 0101 001 010 000000

instruction-010000100000000, op code= 010, rs=001, rt=010, rd=000, func=000, immediate = 0000000, reg des=00, branch=1, mem read=0, mem to repo; mem prite=0, alu grace0, reg prite=1,alu GP=010, alu control GP=010, retre-prite=re-010, alu injunction control GP=010, retre-prite=re-010, alu injunction control GP=010, retre-prite retre-prin retre-prite retre-prite retre-prite retre-prite retre-prite ret

6- BNE Instruction: 0110 001 010 000000

7- SLTI Instruction: 0111010111001110

8- LW Instruction: 1000 001 010 000000

9- SW Instruction: 1001 001 010 000000

## **INSTRUCTION SET**

Instruction set is created by using all instructions by twice.

## **RESULTS**

- o to to the state of the state

- 30

  # instruction=011010111001110, op\_code= 011, rs=010, rt=111, rd=001, func=10, immediate =001110, rsg\_dest=0, branch=0, msm\_read=0, msm\_vrite=0, alu\_src=1, rsg\_write=1, alu\_src=1, alu\_